ABSTRACT
We detail an algorithm implemented in the R-Stream compiler\textsuperscript{1} to perform controlled array expansion and conversion to partial single-assignment form, which consists of (1) allowing our automatic code optimizer to selectively ignore false dependences in order to extract a good tradeoff between locality and parallelism, (2) detecting exactly all the causes of semantics violations in the relaxed schedule of the program and (3) incrementally correcting violations by minimal amounts of renaming and expansion. In particular, our algorithm may ignore all false dependences and extract the maximal available parallelism in the program given a limit on the amount of expansion. The spectrum of memory consumption then varies between no expansion and total single assignment, with many steps between those extremes. The exposed parallelism can be incrementally reduced to fit more tightly the number and organization of processing elements available in the targeted hardware, and, by the same token, to reduce the program’s memory footprint. We extend our correction scheme in an iterative algorithm to tailor the mapping of the program for a good tradeoff between parallelism, locality and memory consumption. We demonstrate the power of our technique by optimizing a radar benchmark comprising a sequence of BLAS calls. By applying our technique and optimizing at a global level, we reach significant performance improvements over an implementation based on vendor optimized math library calls. Our technique also has implications on algorithm selection.

1. INTRODUCTION
The tension between parallelism and locality of memory references is an important topic in the field of compiler optimization. More parallelism allows more concurrent execution of the parallel portions of a program. Additional parallelism implicitly relates to more available computational operations per second. Increasing locality directly translates into communication reduction between memories and processing elements. Increasing parallelism may decrease locality and vice-versa. In the context of many-core computing and locality-aware programing, our goal is to help solve the complex tradeoffs in a generalized framework for classes of applications suitable for traditional high-level loop transformation optimizations. R-Stream is based on the polytope model \cite{Baskaran2008, Baskaran2009} or maximal coarse-grained parallelism using Lim and Lam’s algorithm \cite{Lim1999} or maximal parallelism given a (maximal) fusion/distribution structure using Bondhugula et al.’s algorithm \cite{Bondhugula2005}.

In this paper we present a fully-automated iterative method to perform controlled array expansion as a means to correct violations arising from aggressive scheduling. We discuss differences with other approaches and present a correction algorithm that trades off memory expansion for parallelism and degrades gracefully. We demonstrate the strength of R-Stream by significant performance improvements in two use cases related to dense linear algebra and radar applications.

2. RELATED WORK
We rely on well-established traditional terminology of compiler analysis and data dependence analysis \cite{Bardell1977, Wulf1977}. We assume the reader is familiar with the notions of true dependences (i.e. raw and memory based dependences (i.e. war or waw)). To preserve program semantics, code transformations must guarantee all the true dependences are kept consistent with the order they appear in the original execution of the program. In practice, only dataflow dependences must be preserved and various solutions have been explored to reduce the parallelism-limiting effects of memory location reuse. Feautrier \cite{Feautrier2003} described the first algorithm for array expansion in the polyhedral model using a variant of parametric integer programming \cite{Bastani2010}. Improvements to the Feautrier algorithm include \cite{Bondhugula2005}. One of the crucial problems in array expansion is the ability to compute the last write \cite{Baskaran2008, Baskaran2009, Bondhugula2005}. Unfortunately, the memory requirements of such approaches may grow prohibitively and various techniques have been researched to reduce the consumption once parallelization.
lization occurred [9, 26]. Closely related to the problem of
array expansion and contraction is array privatization [16,
23, 30, 31].

Other advanced contributions have looked at reducing the
memory footprint assuming the knowledge of a static speci-
fication of the schedule. Thies et al. “consider storage map-
pings that collapse one dimension of a multi-dimensional
array, and programs that are in a single assignment form
with a one-dimensional affine schedule” [28]. In the systolic
community, Wilde and Rajopadhye proposed a technique
for “transforming scheduled single-assignment code to mul-
tiple assignment code” [36]. These techniques assume the
program is in single assignment form and try to reduce the
storage using schedule information. Note that conversion
to single assignment entails potentially complex code du-
plications. This is caused by the dataflow propagation al-
gorithm which has to properly modify all the reads to a re-
named, written array. An illustration of this behavior can
be found in Figure 9 of Feautrier’s original work [12]. Reducing
the memory usage alone does not remove these duplications
when they are avoidable. For space considerations we omit
the discussion on static single assignment (SSA) form [8],
Array SSA [19] and Region Array SSA [27]. These contribu-
tions and their interplay with the technique we present
in this paper will be the topic of future research. Our cur-
cent implementation is limited to static affine control loops.
We have extended it with support for data-dependent con-
tditionals [2] as well as arbitrary code (even precompiled)
through the use of blackboxing. The closest contributions
to our work are those of Lefebvre [20], Trifunovic [29] and
Vaslache [53]. We discuss them in more detail in the next
section.

3. OUR SOLUTION

We first define the terminology. The polyhedral model is a
mathematical abstraction to represent and reason about pro-
grams in a compact representation. We assume the reader
is familiar with basic concepts of the polyhedral model. We
only establish terminology and describe more advanced no-
tions. Our representation is based on a hierarchical gen-
eralized dependence graph (GDG)-based IR. The nodes of
our graph are statements that represent operations grouped
together in our internal representation. A statement $S$ can
be simple or arbitrarily complex (i.e. external precompiled
object). Each statement has an iteration domain $D^S$, which
is a union of disjoint convex polyhedra.

Each operation

within the domain is denoted by $i^S \in D^S$. For each individual
array accessed by $S$ in read or write mode, a memory refer-
ence $A$ with its associated affine access function is cre-
ated. If $A$ is injective, only distinct memory locations are
touched and there is no temporal memory reuse. Other-
wise, temporal memory reuse on reference $A$ exists and may
be exploitable depending on the scheduling function chosen.

A scheduling function $\Theta$ maps each iteration in $D^S$ to its
actual execution time and thus defines a partial order on
the iterations of various statements. We use the notion and
conventions of Girbal et al. [14].

Loop Types : We extend our scheduling representation with information pertaining to the kind of parallelism avail-
able in a loop. This information corresponds to common
knowledge in the compiler community and we use traditional
terminology [3]: (1) doall loops do not carry any dependence
and can be executed in parallel; (2) permutable bands of
loops carry forward-only dependences and may be safely in-
terchanged and tiled; (3) sequential loops are assumed to be executable in any sequential order.

Placement : A placement function $p^i$ is a function that
maps the iterations of $S$ to hierarchies of processing ele-
ments. Its application to the iteration domain dictates (or
provide hints at runtime) what iterations of a statement ex-
cute where. There is an implicit relation between the type
of loop and the placement function.

Dataflow Dependence : We use the notation $\{T \rightarrow S\}$
to express that $T$ “depends on” $S$. With this notation, the
arrow can also be interpreted as “after”. In the case of a raw
dependence, $T$ is a read that comes “after” $S$, a corre-
spanding write. A dataflow dependence $\{T \rightarrow S\}_d$ (d subscript
for “dataflow”) is a special kind of raw dependence. It con-
veys additional last-write information. When it is exact, it
does not carry any redundancy (i.e. each read memory value
has at most 1 producer). Array dataflow analysis is a global
process involving all the statement in the considered portion
of the program [12, 16].

Violated Dependence : A violated dependence is a rela-
tion that mixes dependences and scheduling [32]. It
occurs when dependent iterations of the source and the tar-
get statements are scheduled in different order. Formally,
$(i^T, i^S) \in \{(T \rightarrow S) | \Theta T \cdot i^T \leq \Theta S \cdot i^S\}$, where $\leq$
denotes lexicographic ordering. Violated dependences between
statements are represented by edges of a special type in the
GDG. We write $\{T \rightarrow S\}_v$, to denote the violation informa-
tion. A raw violation must be corrected by rescheduling. A
war of $waw$ violation may be corrected either by reschul-
ding or by using new memory locations for intermediate stor-
age. A violated dependence is a compact representation of
a localized problem in the expression parallelism and can be
resolved precisely.

Liveness Violated Dependence : A violated memory-
based dependence does not necessarily violate the program
semantics. A simple example is as follows: consider a se-
quence

$\text{(1) } a = b \text{; } c = a \text{; } d = e ; e = c \text{.}$

The sequence $a = d; e = a; a = b; c = e$; contains at least a
$waw$ violation on $a$. The final values of $c$ and $e$ are un-
changed. Depending on whether $a$ is live on exit (resp. or
not), the semantics of this small program is preserved (resp.
violated). We define a liveness violation as a violated
dependence that transitively translates into a semantics vi-
olation; we write $\{T \rightarrow S\}_v$. Note that any flow depen-
dence violation automatically translates to a liveness viola-
tion. Using a set notation, we derive the following property
of liveness violations.

**Theorem 3.1.** Let $\{T \rightarrow S\}_v$ be a violated false depen-
dence. A subset of $\{T \rightarrow S\}_v$ is a liveness violation if and
only if there exists a dataflow dependence $\{R \rightarrow T\}_d$ such
that:

$\{(i^R, i^T, i^S) | (i^R, i^S) \in \{(R \rightarrow T)_{d} \wedge (T \rightarrow
S)_{d} \wedge \Theta T \cdot i^T \leq \Theta R \cdot i^R \wedge i^S \leq \Theta S \cdot i^S\} \text{ is non-empty.}\}

**Proof.** Consider a dataflow dependence $\{R \rightarrow T\}_d$ such
that $R$ reads array $A$. No single covering write may intervene
between $R$ and $T$. By construction of the schedule, $\{R \rightarrow
T\}_d$ is still valid in the transformed program. Now consider
a statement $S$ that also writes array $A$ such that \{$T \rightarrow S$\}$_\omega$ is a \(\omega\omega\) violation (i.e. it is a \(\omega\omega\) dependence in the original program that becomes a violation after scheduling). We have the following properties:

- by definition of \{\(R \rightarrow T\)\}$_\omega$, no iteration of $S$ covers the dataflow dependence in the original program,
- therefore no iteration of $S$ should cover \{\(R \rightarrow T\)\}$_\omega$ in the transformed program,

If some iteration of $S$ covers \{\(R \rightarrow T\)\}$_\omega$, then there is a liveness violation. This last condition is written (\(\Theta^T \cdot i^T \ll \Theta^R \cdot i^R\)).

**High-Level Mapping:** R-Stream performs high-level automatic mapping to heterogeneous architectures, a process that includes parallelism extraction, task-formation, locality improvement, processor assignment, data layout management, memory consumption management, explicit data movements generation (as well as their reuse optimization and pipelining with computations) and explicit synchronization generation (as well as their reuse optimization and pipelining with computations). High-level optimizations in our R-Stream take a DG as input and generate a new DG with additional or altered information. Low-level optimizations occur on a different SSA-based IR, after high-level transformations have been applied. The output is generally C extended with annotations and target-specific communications. The handling of permutable loops is non-trivial and may fail at expanding. As far as differences are concerned, our work always guarantees the proper scheduling of dataflow dependences. Our method allows the setting of an upper bound on the admissible level of memory increase. When the limit is reached, we precisely determine what dependence is the cause of the biggest increase and perform a callback to the scheduler. The scheduler then incorporates the offending false dependence in its constraints set and reschedules the program with potentially less parallelism. By iterating between expansion and scheduling, we reach a fixed point with good parallelism quality given a guaranteed bound on the memory consumption. By varying the amount of admissible expansion, we can trade off memory usage for parallelism quality. Our work allows index-set splitting to be performed on the source of a violation, which can greatly reduce the required increase in memory consumption. We also account for placement considerations to tailor expansion to the dimension and shape of the processor grid.

In the rest of the paper, we detail our contributions to increase the amount of parallelism and its quality.

### 3.1 Preliminary Discussion

#### 3.1.1 Partial Expansion

Lefebvre introduced an interesting method to manage storage for parallel programs [20]. His first contribution is a schedule-aware partial expansion that expands arrays as needed for the parallel schedule to respect program dependences. His second contribution examines the conditions under which different arrays can share the same memory space and is akin to memory contraction. We have our own advanced mechanisms to perform array compaction, array contraction and privatization; we consider these are related but different topics. In R-Stream, multiple optimizations occur between expansion and privatization. Our method is lazier: we first compute the violations on the original false dependences of the program. This process does not require array dataflow analysis and serves as a pruning step. Then, we incrementally correct the program by performing only the necessary renaming, expansion and index-set splitting to correct the violated dependences. Correction happens only when the value liveness properties of the original program are violated too (i.e. if a write happens to the memory location before the value has been consumed by all reads). Index-set splitting allows more precise targeting of the memory violations. This is particularly useful when only a subset of the writes are offending and may drastically reduce the amount of expansion needed.

#### 3.1.2 Correction of Loop Transformations

Our work relates to automatic correction of loop transformations [33]. Although we use the authors’ ideas to track violations in the program [32], the differences are multiple. By construction our algorithm respects the dataflow dependences in the program; we consider combinations of expansion, renaming and index-set splitting as correction mechanisms; to limit expansion, we consider rescheduling the program to precisely target the causes of the prohibitive memory consumption; when we reschedule, we use the full power of our state-of-the-art polyhedral scheduler and lastly, our method is guaranteed to produce correct solutions. In contrast, the aforementioned contribution violates flow dependences that are hard to correct without a powerful scheduler; only considers loop shifting and index-set splitting as correcting transformations; and will fail if more advanced affine transformations are needed.

#### 3.1.3 Lazy Expansion

Although our work has been developed independently [34] and has not been published until now, it has multiple similarities with the work of Trifunovic [29]. Both works build on the notion of violated dependences [32], perform an iterative lazy expansion scheme to correct liveness dependences and may fail at expanding. As far as differences are concerned, our work always guarantees the proper scheduling of dataflow dependences. Our method allows the setting of an upper bound on the admissible level of memory increase. When the limit is reached, we precisely determine what dependence is the cause of the biggest increase and perform a callback to the scheduler. The scheduler then incorporates the offending false dependence in its constraints set and reschedules the program with potentially less parallelism. By iterating between expansion and scheduling, we reach a fixed point with good parallelism quality given a guaranteed bound on the memory consumption. By varying the amount of admissible expansion, we can trade off memory usage for parallelism quality. Our work allows index-set splitting to be performed on the source of a violation, which can greatly reduce the required increase in memory consumption. We also account for placement considerations to tailor expansion to the dimension and shape of the processor grid.

We use loop type informations to further construct liveness violations. The handling of permutable loops is non-trivial and necessary to guarantee tiling will still be legal (see 4.1).

#### 3.2 Traditional Array Expansion

Array expansion is sometimes necessary to enable parallelization. For example, consider the following sequential matrix-vector loop kernel:

```plaintext
for (i=0; i<N; i++) { doall (i=0; i<N; i++) {
    s = 0;
    for (j=0; j<N; j++) {
        red (j=0; j<N; j++) {
            s += A[i][j] * B[j];
            s[i] = s[i] + A[i][j] * B[j];
        }
        C[i] = s;
    }
}
```

In the left code, the scalar variable may be mapped directly into a machine register, reducing the number of memory accesses. However, it becomes a storage bottleneck when trying to parallelize the loop. $a$ may be expanded into an array and yield the code on the right. Later in the mapping process, once placement on the processor space is decided, $a$ can be privatized and a single copy is made for each processor. In the particular case of OpenMP, declaring the variable $a$ private is sufficient. Note that if conversion to single as-
3.3 Placement Aware, Iterative Algorithm

Our algorithm (Figure 1) initializes a list of false dependences that must always be preserved by the scheduler in Step 4. If the memory limit \( M \) is set to infinity, \( F_{dep} \) will never be incremented and the scheduler will never be forced to respect false dependences. In that case, our algorithm may produce a total static expansion. In some cases, \( F_{dep} \) may start initialized and the scheduler behaves conservatively with respect to those dependences. This may happen when dataflow dependence analysis can not be computed exactly (for instance when weak-writes are involved).

Inserting Copy-Out Operations: Step 2 of our algorithm corresponds to the static last-value assignment described in earlier work [31]. Since corrective array expansion solves conflicts by writing data to new memory locations, it can change the location of memory values that are visible outside of the optimization scope. To handle such cases, we introduce idempotent copies to the liveout memory locations. The dataflow propagation phase (Step 21) of the algorithm treats these copies as regular statements and properly performs the substitution of the reads. Eventually, the portions that have not be renamed are easily removed during a post-processing phase (Step 24). Consider the following example: in Step 2, our algorithm introduces the following copies corresponding to the locations written by references \( B \) and \( C \). Our algorithm may schedule the copies with the original computations or leave them at the end. The latter is illustrated in this example. After dataflow propagation, the copies have been modified on the right code:

\[
\begin{align*}
B_{r}[i][j] &= \text{doall } (i = 0; i \leq N; i++) \{ B[i][1+j] = B[1+i][j]*C[i] \} \\
C_{e}[i][j] &= \text{doall } (j = 1; j \leq N+1; j++) \{ C[i][1+j] = \text{doall } (i = 0; i \leq N; i++) \{ C[i][j] = i+j+1 \} \}
\end{align*}
\]

Inserting Copy-Out Operations: Step 2 of our algorithm corresponds to the static last-value assignment described in earlier work [31]. Since corrective array expansion solves conflicts by writing data to new memory locations, it can change the location of memory values that are visible outside of the optimization scope. To handle such cases, we introduce idempotent copies to the liveout memory locations. The dataflow propagation phase (Step 21) of the algorithm treats these copies as regular statements and properly performs the substitution of the reads. Eventually, the portions that have not been renamed are easily removed during a post-processing phase (Step 24). Consider the following example: in Step 2, our algorithm introduces the following copies corresponding to the locations written by references \( B \) and \( C \). Our algorithm may schedule the copies with the original computations or leave them at the end. The latter is illustrated in this example. After dataflow propagation, the copies have been modified on the right code:

\[
\begin{align*}
B_{r}[i][j] &= \text{doall } (i = 0; i \leq N; i++) \{ B[i][1+j] = B[1+i][j]*C[i] \} \\
C_{e}[i][j] &= \text{doall } (j = 1; j \leq N+1; j++) \{ C[i][1+j] = \text{doall } (i = 0; i \leq N; i++) \{ C[i][j] = i+j+1 \} \}
\end{align*}
\]

Scheduling And Placement: Step 4 and Step 5 are enabling technologies on which this paper relies. We have discussed the high-level properties of the scheduling and placement algorithms implemented in R-Stream. Figure 2 shows the interplay between these concepts. Additionally, there is a tension between parallelism and locality that interplays with expansion. Parallelism and locality requirements clearly dictate the need for expansion. We also believe that proper memory increase limits can guide the scheduler towards a good tradeoff between parallelism and fusion. Exploitation of such a technique is left for future work; this paper focuses on the ideas and algorithm to enable this exploitation.

Loop Type Information: Loop type information degradation is the means by which our current implementation controls the tradeoff between memory expansion and placement to match the physical resources available.

Computing Violations: Step 7 computes violated dependence information [32] It is done on a written memory reference by reference basis. This step is also the place we...
consider the loop types computed in Step 6 that are schedule and placement dependent. In particular, if a loop in the final space-time order is a doall, it may be executed in parallel. To guarantee correctness under synchronization-free parallel execution, no violation should occur under doall loop semantics. Intuitively, this requires more memory to store temporary values than if the loop semantic were sequential. The decision on conservative handling of the loop types information (irrespective of runtime decisions) is done by conservative violation computation. We use the characterization of loop types semantics. We abuse the notations to order loop types by their impact on memory: 

\[ \text{doall} > \text{reduction} > \text{permutable} > \text{sequential} \]

Note that, in the following example, even sequential loops can force expansion.

```c
// Original
for (i=0; i<N; i++) a = B[i];
// Scheduled (poorly), needs expansion
for (i=0; i<N; i++) a = B[i];
```

Consider a false dependence \( \{ T \rightarrow S \} \) in the original program where \( T \) is a write. To compute violations with loop type information, we determine the iteration subset where the schedule for \( S \) is greater or equal to \( T \) after transformation. Under the loop type semantics, the following cases define violation subsets of the original dependence:

- portions of doall loops that are strictly reversed,
- portions of reduction loops ordered at the same time,
- portions of sequential loops that are ordered at the same time step or that are reversed,
- permutable loops are trickier; they must be considered by groups of fully permutable bands. For \( K \) permutable loops, up to \( K \) portions in violation may be generated (lexicographic order reversal along \( K \)).

This complex case disjunction is necessary to support all loop type semantics. Support for permutable loops is crucial for tiling [18, 37].

### Gathering Liveness Violations

Steps 10 to 13 compute liveness violations, which must be corrected. Step 12 is clear: for each of the false dependence violation on \( A \), iterate over the dataflow dependences reading the reference \( A \) and determine if the dataflow dependence is covered by the violation. The problem reduces to writing the proper ordering constraints using standard operations on iteration domains. In the following example, suppose \( c \) is live on exit. After renaming, a portion of \( T \) must refer to the original memory \( c \) and another (disjoint) portion of \( T \) must refer to the renamed memory \( c_r \). We assume \( c \) is live on exit:

```c
// Before renaming
for (i=0; i<=N; i++) { doall (i=0; i<=N; i++) {
  B[i] = c;
  B[i] = (i==0) ? c : c_r;
}
// After renaming
for (i=0; i<=N; i++) { doall (i=0; i<=N; i++) {
  B[i] = c;
  B[i] = (i==0) ? c : c_r;
  c = c + A[i];
  c_r = (i==0) ? c + A[i] : c_r + A[i];
}
```

In general, index-set splitting may create very complex control flow, especially in the context of Z-Polyhedra where the lattice is not the identity. We developed heuristics to keep the splitting under control. Modeling the control flow increase to degrade expansion and by extension parallelism will be the topic of future work.

### Renaming and Expansion

The reader may assume we are using Lefebvre’s method [20] to perform expansion and renaming. Eventually, our algorithm iterates on all nodes that are still in violation at a given step. It gathers all dependences creating the considered violation and computes the new renamed or expanded array. Dataflow propagation is then called to update all the depending nodes. Consider the following simple illustrative example and its aggressively parallelized version with maximal parallelism and without considerations for correctness:

```c
// Original code
for (i=0; i<=N; i++) {
  doall (i=0; i<=N; i++) {
    for (j=0; j<=N; j++) {
      C[i][j] = i+j+1;
      C[i][j] = (i==0) ? i+j+1 : (i==1) ? i+j+1 : (i==0) ? i+j+1 : (i==1) ? i+j+1 : C[i][j];
      B[i][j] = B[i][j] + C[i][j];
    }
  }
// Maximal parallelism
for (i=0; i<=N; i++) {
  doall (i=0; i<=N; i++) {
    doall (j=0; j<=N; j++) {
      C[i][j] = C[i][j];
      C[i][j] = C[i][j];
      B[i][j] = B[i][j] + C[i][j];
    }
  }
```

There is a violation \( \{ S_i \rightarrow S_0 \} \), for all values of \( j \) because all iterations \( (i, j) \) occur (semantically) at the same time. However, a simple renaming of \( C[i] \) into \( D[i] \) will not suffice because of the dataflow dependence \( \{ S_i \rightarrow S_0 \} \). Expansion is necessary as seen in the transformed code below.

```c
// Renamed
for (i=0; i<=N; i++) {
  doall (i=0; i<=N; i++) {
    doall (j=0; j<=N; j++) {
      D[i][j] = C[i][j];
      B[i][j] = B[i][j] + C[i][j];
    }
  }
// Expanded
for (i=0; i<=N; i++) {
  doall (i=0; i<=N; i++) {
    doall (j=0; j<=N; j++) {
      D[i][j] = C[i][j];
      B[i][j] = B[i][j] + C[i][j];
    }
  }
```

unpredictable amounts. Our heuristic is based on counting points in parametric polyhedra [24]. It has a parametrized threshold at which to trigger splitting. At this point, any user input on parameter context is very useful.
In this form, the code is not yet correct since a violation \{S_1 \rightarrow S_1\} remains on array B. The next step of our algorithm properly performs the renaming of B into B_r. Note that renaming does not modify the access subscripts. Our analysis shows there is no dataflow dependence between the renamed iterations and renaming is sufficient. In this case, renaming has the effect of enabling the parallelism in the loops by differentiating the read array from the written array.

```latex
}\text{doall (i=0; i<=N-2; i++){ for (i=0; i<=N-2; i++){ }
  \text{\}}}}
```

Recovering From Memory Expansion Limit : Steps 16 to 20 describe our algorithm’s behavior in case the limit on memory increase \(M\) is reached. The behavior is simple. We augment \(F_{dep}\) with a well-chosen dependence that entails the most violations. This is currently chosen using a heuristic based on counting the number of violations [24].

The algorithm jumps back to Step 4 and restarts. This behavior is not optimal since progress on expansion is lost but it is guaranteed to terminate and works well in practice.

Removing Dead Code : Step 2 of the algorithm inserts idempotent copy-out operations and modify them accordingly during dataflow propagation. If portions of such copies are not modified at all during the whole corrective array expansion algorithm, they end up as useless copies. Copies that read and write the same data at the end of the algorithm are deleted from the transformed program in Step 23. In addition, we should also mention that the dataflow propagation of our algorithm has a nice property, as it may exhibits dead code in the original program: portions of the program that write to memory locations that are overwritten before being read or that are never read are removed.

4. PERFORMANCE EVALUATION

4.1 An Example: Givens QR Decomposition

This section demonstrates the interplay with array expansion. In the pseudo-codes presented, \(>\) means write to a, \(<\) a means read from a, \(<>\) means first read then write in the same iteration. This notation allows us to be concise and to abstract from the operational details of the algorithm.

Because of scalar dependences parallelization is traditionally prohibited, except on the innermost k-loop. Total array expansion converts all scalars to 2-D arrays with a memory increase of 400%. Depending on the type of the loops after scheduling, corrective array expansion generates either no increase (Version 0), a 0.5% increase (Version 1), a 1% increase (Version 3) or a 400% increase (Version 2)

```latex
// Original {seq,seq,doall} // Version 1 {perm,perm,doall}
for (i=0; i<\text{N}; i++) for (i=0; i<\text{N}; i++) \{ p \}
  \text{for (j=0; j<\text{N}; j++) \{ p }
  \text{for (k=0; k<\text{N}; k++) \{ p}
  \text{}}\}
```

We omit the upper and lower bounds for the \(j\) and \(k\)-loops in Version 3. They are non-trivial expressions involving min, max and division operations that would clutter the code.

This has implications on the shapes of parallelism that R-Stream discovers. Our whole mapping process supports generation of code for Cell and SMP. Permutable loops are tiled creating coarse-grained tasks with less synchronizations. We observe target-specific behaviors. Version 0 does not have permutable loops; its execution is slow on both targets. It is the base of our experiments without our optimizations. Version 1 allows the creation of coarse-grained tasks and performs the best in our Xeon trial. This is not true on Cell where the footprint of the innermost k loop is too large to fit the scratchpad memory. On Cell, Version 1 executes slower than the original version. This is because there is no gain in parallelism granularity, hence no reuse across lines of A. Additionally, we have to communicate \(a\), \(b\), \(c\) and \(d\) which are now 1-D arrays. On SMP, the cache hierarchy saves the day. Version 2 has the nice property of exhibiting three permutable loops which can create two coarse-grained parallel loops after 3-D tiling. This comes at the cost of the global memory footprint of the application. The much higher memory cost is better for Cell because the local footprint resulting from the deep tiling of the loops fits on the scratchpads. Therefore, the local footprints exhibit reuse that reduces the number of overall communications. Interestingly, a much bigger memory footprint results in much fewer communications thanks to better exploitation of locality. Version 3 is an intermediate version that fits both Cell and SMP. It is easily obtained from Version 1 by skewing the \(j\)-loop into 1. We can describe it as a medium-grained parallel version with many outermost sequential iterations. It performs decently on both targets.

<table>
<thead>
<tr>
<th>Target</th>
<th>Ver. 0</th>
<th>Ver. 1</th>
<th>Ver. 2</th>
<th>Ver. 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Xeon E5405(GCC-4.4)</td>
<td>11.08</td>
<td>10.46</td>
<td>5.38</td>
<td></td>
</tr>
<tr>
<td>Cell QS22(XLC-10.1)</td>
<td>16.77</td>
<td>5.27</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

We run in single precision mode on a 1024x1024 matrix and we obtain the performance table above. Numbers in each row are normalized execution speeds relative to the original version without our compiler optimizations (base 1).

4.2 Radar Benchmark

We demonstrate the benefits of our algorithm on a signal processing application. Adaptive beamforming is an algorithm to eliminate interference and clutter in a phased
array antenna. Multiple different beamforming algorithms exist [35], we study three of them (MVDR-SER, CSLC-RLS and CSLC-LMS) in the context of corrective array expansion. We have implemented two versions of these algorithms: an Intel MKL library based on BLAS calls and a simple textbook C version. R-Stream optimizes the C code and produces OpenMP: we compare C code optimized to OpenMP to a sequence of MKL calls. We evaluated performance on a dual socket quad-core E5405. We used R-Stream, GCC 4.3.0\(^6\), ICC 11.0\(^6\) and Intel MKL 10.2.1. We report performance numbers on eight threads in single precision mode.

All experiments were run ten times and then averaged. The performance results for the three beamforming algorithms are provided in Figure 3. The performance of ICC and GCC is low; they are unable to parallelize the textbook codes. Our performance is better than MKL for most of problem instances. We obtain up to 7x speedup over MKL on CSLC-LMS. This is because we are able to parallelize the outermost loop iterating over CSLC-LMS computation, whereas in the MKL version, such an outermost loop cannot be parallelized due to loop-carried dependences. For MVDR-SER and CSLC-RLS, effective exploitation of data locality dominates the performance as the outermost loops of the most compute-intensive parts must be executed sequentially because of loop-carried dependences. Obtaining the results in this section did not necessitate the use of a memory limit.

Figure 2 is an extremely simplified view of accesses to one of the arrays in the hotspot of the CSLC-LMS algorithm, the one on which our solution performs best. The original code can be represented with a few dozen lines of C code (or 5 MKL calls and other statements enclosed in a sequential outer loop). The final code is more than 1,000 lines long, after scheduling, correction and tiling are applied. Back to Figure 2, R-Stream’s affine scheduling algorithm automatically finds the bottom-right schedule (parallelism with partial fusion) once false dependences are ignored. Writes to z are then corrected into expanded writes to z, and 2-dimensional arrays are sufficient to enable the exploitation of 2 degrees of outermost parallelism. These 2 outermost parallel loops also enable tiling. The performance of the top-right code variant (max. fusion) is significantly lower. Even if the memory footprint is significantly smaller, tiling cannot be exploited (i.e. only 1 doall loop). The performance of the bottom-left code (max. parallelism with no fusion) is also significantly lower because fusion and reuse opportunities are lost. In terms of algorithm variants, our solution allows us to determine that CSLC-LMS is an algorithm that contains more parallelism than the other two. To be complete, our solution should also include index-set splitting [15] based on true dependences to uncover the absolute maximal available parallelism. Nevertheless, it can be readily used to help with algorithm selection.

5. DISCUSSION AND FUTURE WORK

An important class of storage optimization techniques are based on optimizing storage given a fixed schedule [1]. Such techniques could be integrated directly in our iterative algorithm to reduce the actual footprint to a minimum before deciding whether to reintegrate a liveness violation and to trigger rescheduling. Other clear improvements would consist in integrating array privatization at the same stage, bounding expanded buffers to sizes multiples of the actual tile sizes and taking advantage of OpenMP lastprivate semantics to remove unnecessary copy-backs. One of the challenges in performing contraction and privatization within the algorithm presented in this paper is the complex interplay with hierarchical scheduling. It is known that schedule-independent storage optimization is less successful than schedule-aware storage optimization [28]. Contracting too early in the compilation flow would prevent certain schedules at the next level of the hierarchy. On the other hand, applying the algorithm we propose, especially after multiple levels of tiling, is very unlikely to scale. Therefore, the currently preferred approach is to handle these additional optimization opportunities separately, in a latter phase when schedules and placements are fully determined. R-Stream is not limited to a single scheduling decision and has mechanisms to devise different schedules at various levels of the architecture hierarchy. For instance, this allows exploitation of coarse-grained parallelism at the highest level and fine-grained SIMD parallelism at the lowest level. The expansion we describe in this paper lies somewhere in between schedule-independent and schedule-aware expansion. It consists in performing expansion that allows a controlled subset of loop transformations (i.e. the ones needed for tiling). This is achieved by supporting permutable loop semantics and devising expansions that are valid under any tiling configuration using a given schedule. Without this special support, it would not be possible to allow tiling and parallelism exploitation for Version

\(^4\)“-O6 -fno-trapping-math -ftree-vectorize -msse3 -fopenmp”

\(^5\)“-fast -openmp” flags for the code we generate

\(^6\)“-fast -parallel” flags for the MKL code.
tradeoffs between parallelism, locality, communication and memory usage. We believe this contribution is an important step in better harnessing the difficult over a sequence of MKL calls. We demonstrated up to 7x speedup for the number of antennas. We uncovered significant parallelism in the physical processing elements available with loop type semantics, our algorithm supports subsequent application of tiling. We have developed and integrated this algorithm in R-Stream and put particular emphasis on applicability of the technique. We have showed simple examples of new mapping tradeoffs between quality of parallelism and memory usage that our algorithm discovers. Additionally, we have uncovered significant parallelism in only one out of three algorithms that performs interference elimination in a radar application. The other two algorithms do not possess this kind of parallelism which limits their applicability to a large number of antennas. We demonstrated up to 7x speedup over a sequence of MKL calls. We believe this contribution is an important step in better harnessing the difficult tradeoffs between parallelism, locality, communication and memory usage.

6. CONCLUSION

We have introduced an iterative algorithm for array expansion that corrects liveliness violations of an aggressively scheduled program. By combining placement decisions on the physical processing elements available with loop type semantics, our algorithm supports subsequent application of tiling. We have developed and integrated this algorithm in R-Stream and put particular emphasis on applicability of the technique. We have showed simple examples of new mapping tradeoffs between quality of parallelism and memory usage that our algorithm discovers. Additionally, we have uncovered significant parallelism in only one out of three algorithms that performs interference elimination in a radar application. The other two algorithms do not possess this kind of parallelism which limits their applicability to a large number of antennas. We demonstrated up to 7x speedup over a sequence of MKL calls. We believe this contribution is an important step in better harnessing the difficult tradeoffs between parallelism, locality, communication and memory usage.

7. REFERENCES


